**HARDWARE** REFERENCE DESIGN WWW.UNICORE.COM # UC6580x-00 **Dual-Frequency GNSS Positioning Chip** Copyright© 2009-2025, Unicore Communications, Inc. Data subject to change without notice. ## **Revision History** | Version | Revision History | Date | |---------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------| | R1.0 | First release | Sep. 2023 | | R1.1 | Updated the design related with V_BACK Updated the description of RTC in section 2.3 Updated the model to UC6580x-00 by adding the sub-model | Mar. 2024 | | R1.2 | Updated the description of VBCKP in section 2.1 | Mar. 2024 | | R1.3 | Updated the voltage range of VMAIN to 1.7 V ~ 3.6 V<br>Removed the information of backup battery | Feb. 2025 | #### Legal right notice This manual provides information and details on the products of Unicore Communication, Inc. ("Unicore") referred to herein. All rights, title and interest to this document and the information such as data, designs, layouts contained in this manual are fully reserved, including but not limited to the copyrights, patents, trademarks and other proprietary rights as relevant governing laws may grant, and such rights may evolve and be approved, registered or granted from the whole information aforesaid or any part(s) of it or any combination of those parts. Unicore holds the trademarks of "和芯星通", "Unicore", "UNICORECOMM" and other trade name, trademark, icon, logo, brand name and/or service mark of Unicore products or their product serial referred to in this manual (collectively "Unicore Trademarks"). This manual or any part of it, shall not be deemed as, either expressly, implied, by estoppel or any other form, the granting or transferring of Unicore rights and/or interests (including but not limited to the aforementioned trademark rights), in whole or in part. #### Disclaimer The information contained in this manual is provided "as is" and is believed to be true and correct at the time of its publication or revision. This manual does not represent, and in any case, shall not be construed as a commitments or warranty on the part of Unicore with respect to the fitness for a particular purpose/use, the accuracy, reliability and correctness of the information contained herein. Information, such as product specifications, descriptions, features and user guide in this manual, are subject to change by Unicore at any time without prior notice, which may not be completely consistent with such information of the specific product you purchase. Should you purchase our product and encounter any inconsistency, please contact us or our local authorized distributor for the most up-to-date version of this manual along with any addenda or corrigenda. ## **Foreword** This document gives the hardware reference design of the chip UC6580x-00 from Unicore. ### **Target Readers** This document applies to technicians who possess the expertise on GNSS receivers. ## **Contents** | 1 R | eference Design | | |-------|-----------------------------------------|---| | 1.1 | LDO Mode | 1 | | | DC/DC Mode | | | 2 At | ttention | 3 | | 2.1 | Power | 3 | | 2.2 | Reset Signal | 4 | | 2.3 | RTC | 4 | | 2.4 | TCXO | 5 | | 3 R | ecommended BOM | 6 | | Apper | ndix: Simplest Design to Replace UC6226 | 8 | ## 1 Reference Design If the RTC and backup function are not needed, connect V\_BACK to VDD\_IO. RTC and backup function are the prerequisites of GNSS hot start. Refer to *UC6580x-00 Datasheet* for more details. #### 1.1 LDO Mode Under the LDO mode: - DCDC\_IN and VDD\_IO use the same power supply; - Use the internal LDO\_EX to power the system; - Power the external TCXO by LDO\_X; - Connect RTC crystal externally; - Connect LNA and SAW externally; - Use the UART interfaces to communicate; - Lower cost but higher power consumption. Figure 1-1 Reference design of LDO mode If the antenna feed supply and the chip's main supply use the same power rail, the ESD, surge and overvoltage generated at the antenna will be directly applied to the main supply, which may cause damage to the chip. Therefore, it is recommended to design an independent power rail for the antenna feed supply to reduce the possibility of chip damage. ### 1.2 DC/DC Mode Under the DC/DC mode: - DCDC\_IN and VDD\_IO use the same power supply; - Use the internal DC/DC to power the system; - Power the external TCXO by LDO\_X; - Connect RTC crystal externally; - Connect LNA and SAW externally; - Use the UART interfaces to communicate; - Lower power consumption but higher cost due to the use of power inductor comparing with the LDO mode. Figure 1-2 Reference design of DCDC mode If the antenna feed supply and the chip's main supply use the same power rail, the ESD, surge and overvoltage generated at the antenna will be directly applied to the main supply, which may cause damage to the chip. Therefore, it is recommended to design an independent power rail for the antenna feed supply to reduce the possibility of chip damage. ### 2 Attention #### 2.1 Power DCDC\_IN and VDD\_IO use the same external power supply. For all the power supplies, the ripple voltages must not exceed 50 mV. To improve the product stability, it is recommended to control the UC6580x-00 power on and off by a host terminal. When an unstable factor out of control occurs, the terminal can perform power on/off operations on UC6580x-00 to make the system reset, which ensures continuous work of the system. #### Note: #### **VMAIN** - The VMAIN initial level when power-on should be less than 0.4 V. - The VMAIN ramp when power-on should be monotonic, without plateaus. - The voltages of undershoot and ringing should be within 5% VMAIN. - VMAIN power-on waveform: The time interval from 10% rising to 90% must be within 100 $\mu$ s ~ 10 ms. - Power-on time interval: The time interval between the power-off (VMAIN < 0.4 V) to the next power-on must be larger than 500 ms. #### **VBCKP** - The VBCKP initial level when power-on should be less than 0.4 V. - The VBCKP ramp when power-on should be monotonic, without plateaus. - The voltages of undershoot and ringing should be within 5% VBCKP. - VBCKP power-on waveform: The time interval from 10% rising to 90% must be within 100 $\mu$ s ~ 10 ms. - Power-on time interval: The time interval between the power-off (VBCKP< 0.4 V) to the next power-on must be larger than 500 ms. - To prevent reverse current flowing from VMAIN to V\_BACK, the supply voltage of V\_BACK should be no lower than VMAIN or a forward biased diode should be added before V\_BACK. Meanwhile, make sure that the voltage of V\_BACK is within the range of 1.7 V to 3.6 V. The diode is recommended to be of low power (mA-level forward current), low forward voltage drop (300 mV), and low reverse leakage current (< 100 $\mu$ A within the working temperature). ### 2.2 Reset Signal UC6580x-00 supports system reset. The reset signal is active low and the active time should be no less than 5 ms. #### 2.3 RTC RTC is usually driven by an on-chip 32.768 kHz oscillator, which needs to be connected to an external 32.768 kHz crystal. It supports three kinds of connections: - 1) Use an external crystal, as the schematic diagrams show. - 2) Use an external 32.768 kHz digital clock signal to directly input to RTC\_I, and it is recommended to do ESD protection at the RTC\_I pin. Make sure that the signal amplitude is less than 1.98 V, otherwise it may cause damage to the chip. Keep RTC\_O floating. - 3) When RTC is not used, keep RTC\_I floating and connect RTC\_O to ground to reduce the current leakage. Special attentions should be paid to the layout and routing of RTC in addition to the general rules: - Have a complete reference GND under the chip and the RTC crystal. - The RTC crystal shall be placed as close to the chip as possible, and there shall be no other devices between the two. - Devices, signals, wiring, etc. with high power or strong interference shall be avoided around the RTC crystal. - It is recommended to do ground shields for the relevant circuits of RTC. #### 2.4 TCXO The TCXO\_IN pin connects an external TCXO of 26 MHz. The power supply of TCXO can be LDO\_X or an external independent LDO power supply. In order to ensure the chip boots normally, the 26 MHz clock is required to work stably no later than 10 ms after the chip is powered. The basic parameter requirements for TCXO are as follows: - Frequency and temperature: 26 MHz ± 0.5 ppm (-40 °C to +85 °C); - Short-term frequency stability: < 5 ppb/s.</li> Special attentions should be paid to the layout and routing of TCXO in addition to the general rules: - It is recommended to maintain the copper void for the layer where TCXO is placed and the adjacent layers, and keep the reference ground complete for other layers, to reduce the impact of heat conduction on the performance of TCXO. - Place TCXO as close to the chip as possible, with ground shields for the surrounding circuits. - Avoid placing any high-power or strong-interference devices, signals, traces, etc. around the TCXO. Keep a distance of more than 3 times the trace width between the clock signal trace and other traces. ## 3 Recommended BOM Table 3-1 Recommended BOM | Category | Description | Туре | Manufacturer | |-----------|------------------------------------|---------------------|-----------------------| | Capacitor | 0402 surface mount capacitor | CC0402MRX5R5BB106 | YAGEO | | | 10 μF, ±20%, X5R, 6.3 V | | | | Capacitor | 0201 surface mount capacitor | GRM033C80J105ME05D | Murata | | | 1 μF, ±20%, X6S, 6.3 V | | | | Capacitor | 0201 surface mount capacitor | C0603X7S1A104K030BC | TDK | | | 100 nF, ±10%, X7S, 10 V | | | | Capacitor | 0201 surface mount capacitor | CC0201KRX7R8BB101 | YAGEO | | | 100 pF, ±10%, X7R, 25 V | | | | Capacitor | 0201 surface mount capacitor | GRM0335C1H100GA01D | Murata | | | 10 pF, ±2%, COG, 50 V | | | | TVS | ESD protective diode<br>DFN0603-2L | JEB05UCDS-AH | JIEJIE<br>MICROELECTR | | | 1100 W ±18 kV | | ONICS CO. ,<br>Ltd | | Ferrite | Ferrite Bead | BLM15AG221SN1D | Murata | | Bead | BLM15AG221SN1D | | | | Inductor | Chip inductor: 1 µH | MLP1608V1R0BT0S1 | TDK | | | DC resistor: 300 mΩ | | | | | Maximum current: 0.7A | | | | | Tolerance: ±20% | | | | | Size: 1.6 mm × 0.8 mm × 0.95 mm | | | | Resistor | Surface Mount | RC0402JR-070RL | YAGEO | | | 0 Ω, 1/16 W, ±5%, 0402 | | | | Resistor | Chip resistor | RC0201FR-070RL | YAGEO | | | 0 Ω, 1/20W, ±1%, 0201 | | | | Category | Description | Туре | Manufacturer | |----------|---------------------------|-----------------|--------------| | Resistor | Chip resistor | RC0402JR-0710KL | YAGEO | | | 10 kΩ, 1/16 W, ±5%, 0402 | | | | Resistor | Chip resistor | RC0201FR-0710KL | YAGEO | | | 10 kΩ, 1/20 W, ±1%, 0201 | | | | Resistor | Chip resistor | RC0402JR-074K7L | YAGEO | | | 4.7 kΩ, 1/16 W, ±5%, 0402 | | | | Resistor | Chip resistor | AC0201JR-074K7L | YAGEO | | | 4.7 kΩ, 1/20 W, ±5%, 0201 | | | | Resistor | Chip resistor | RC0402JR-0733RL | YAGEO | | | 33 Ω, 1/16 W, ±5%, 0402 | | | | LNA | High gain, dual-band LNA | MXDLN14TP | MAXSCEND | | | LGA 6-pin | | | | SAW | 1.5 mm × 1.1 mm | MXDFD14A1 | MAXSCEND | | | 1166 MHz to 1187 MHz | | | | | 1559 MHz to 1606 MHz | | | | | L1: 2.4 dB Max. | | | | | L5: 2.0 dB Max. | | | | | L1: 50 MHz | | | | | L5: 20 MHz | | | | TCXO | ±0.5 ppm 26 MHz | X1G005441020416 | EPSON | | | 2.0 mm × 1.6 mm × | | | | | 0.73 mm | | | | Crystal | 32.768 KHz | 1TJG125DR1A0004 | KDS | | | ±20 ppm | | | | | -40 °C to +85 °C | | | | Crystal | 32.768 KHz | X1A000061000200 | EPSON | | | ±20 ppm | | | | | 12.5 pF | | | | | -40 °C to +85 °C | | | ## **Appendix: Simplest Design to Replace UC6226** UC6580x-00 can replace the UC6226 (QFN40) in the circuits. If your product uses UC6226 (QFN40), you can upgrade it with UC6580x-00. Please contact Unicore FAE if necessary. This section introduces the simplest way to fulfill the replacement. You can design your circuits according to Figure 0-1 and Table 0-1. Except the pins listed in Table 0-1, other pins of the UC6580x-00 (QFN40) and UC6226 (QFN40) are the same. Moreover, please pay attention to the followings: - DCDC\_IN and VDD\_IO use the same power supply. - Adjust the values of RF\_IN matching inductor (L3) and RF\_IN matching capacitor (C14). - Adjust the value of DCDC output inductor (L2). Figure 0-1 Simplest design to replace UC6226 Table 0-1 Simplest design to replace UC6226 | Pin No. | UC6226NI/AS | UC6580x-00 | Description | |---------|-------------|------------|--------------------------------------------| | 1 | VDD_ANA | IF_OUT | UC6580x-00: floating | | | | | Not compatible | | 4 | XTAL_O | ТМ | Both floating | | | | | Compatible | | 5 | LDO_F_OUT | LDO_EX | Both connect a 1 µF capacitor externally | | | LDO_I _OO I | | Compatible | | | PI017 | V_DET | UC6580x-00: can be floating or connect a 1 | | 8 | | | µF capacitor externally | | | | | Partially compatible | | | NC | VDD_ANT | UC6580x-00: can be floating or connect a 1 | | 9 | | | µF capacitor externally | | | | | Partially compatible | | 1.0 | PI018 | LDO_RET | UC6580x-00: connects a 1 µF capacitor | | 10 | | | externally | | | | | Not compatible | | 20 | T_SENSE | GND | UC6580x-00: connects Ground | | | | | Not compatible | | 22 | V_DCDC_OUT | DCDC_OUT | UC6580x-00: L2 = 1μH, C8 = 10 μF | | | | | Not compatible | | | LDO_RF_OUT | L5_IN | UC6580x-00: connects RF signals if L5 | | 38 | | | channel is used, otherwise floating | | | | | Not compatible | | 39 | VDD_LNA | T_TEST | UC6580x-00: internal test pin, floating | | | | | Not compatible | | 40 | LNA_IN | L1_IN | UC6580x-00: L3 = 2.2 nH, C14 = 2.0 PF | | | | | Not compatible | #### 和芯星通科技(北京)有限公司 #### **Unicore Communications, Inc.** 北京市海淀区丰贤东路 7 号北斗星通大厦三层 F3, No.7, Fengxian East Road, Haidian, Beijing, P.R.China, 100094 www.unicore.com Phone: 86-10-69939800 Fax: 86-10-69939888 info@unicorecomm.com www.unicore.com